Title :
MLP neural network implementation and integration in CMOS technology
Author :
Roviras, D. ; Abdulkader, H. ; Tap-Beteille, H. ; Castanie, F. ; Lescure, M. ; Mallet, A.
Author_Institution :
TeSA/IRIT/ENSEEIHT, Toulouse, France
Abstract :
The paper focus on the behavior of the NN MLP predistorter when real adders or multipliers generate impairments integrated in CMOS technology. Simulations show that the analog NN predistorter reaches always very good performances even with severe voltage offsets at the input of the different MLP integrated elements. For satellite communications, the on board high power amplifier is a highly nonlinear amplifier. Nonlinearities of CMOS implemented multipliers adders and impairments of integrated hyperbolic tangent are taken into account by the learning algorithm and, also, no significant peformance degradation is obtained. The microelectronics aspects of the MLP integration are also presented.
Keywords :
CMOS integrated circuits; adders; hyperbolic equations; learning (artificial intelligence); multilayer perceptrons; power amplifiers; satellite communication; CMOS integration technology; MLP; adder; analog network predistorter; integrated element; integrated hyperbolic tangent; learning algorithm; microelectronics aspect; multiplier; multiplier impairment generation; neural network implementation; nonlinear amplifier; on board high power amplifier; real adder; satellite communication; Adders; Bandwidth; Baseband; CMOS process; CMOS technology; High power amplifiers; Intelligent networks; Neural networks; Satellite communication; Voltage;
Conference_Titel :
Information and Communication Technologies: From Theory to Applications, 2004. Proceedings. 2004 International Conference on
Print_ISBN :
0-7803-8482-2
DOI :
10.1109/ICTTA.2004.1307813