DocumentCode :
3101061
Title :
FPGA-based high resolution synchronous digital pulse width modulator
Author :
Navarro, D. ; Barragán, L.A. ; Artigas, J.I. ; Urriza, I. ; Lucía, O. ; Jiménez, O.
Author_Institution :
Dept. Ing. Electron. y Comun., Univ. de Zaragoza, Zaragoza, Spain
fYear :
2010
fDate :
4-7 July 2010
Firstpage :
2771
Lastpage :
2776
Abstract :
Advantages of digital control in power electronics have led to an increasing use of digital pulse width modulators (DPWM). However, the clock frequency requirements may exceed reasonable limits when the power converter switching frequency is increased while using classical DPWM architectures. This paper presents a novel synchronous design to increase the resolution of DPWM implemented on Field Programmable Gate Arrays (FPGA). The proposed circuit utilizes the Phase Shift (PS) functional unit of the on-chip Digital Clock Manager (DCM) blocks available on modern FPGAs, operating in fixed mode. This solution has been implemented, tested and compared to other implementations.
Keywords :
field programmable gate arrays; modulators; power electronics; pulse width modulation; FPGA; digital control; field programmable gate arrays; high resolution synchronous digital pulse width modulator; on-chip digital clock manager blocks; phase shift functional unit; power electronics; synchronous design; Clocks; Field programmable gate arrays; Multiplexing; Pulse width modulation; Radiation detectors; Signal resolution; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics (ISIE), 2010 IEEE International Symposium on
Conference_Location :
Bari
Print_ISBN :
978-1-4244-6390-9
Type :
conf
DOI :
10.1109/ISIE.2010.5636571
Filename :
5636571
Link To Document :
بازگشت