Title :
A multi-PLL clock distribution architecture for gigascale integration
Author :
Saint-Laurent, Martin ; Swaminathan, Madhavan
Author_Institution :
Intel Corp., Austin, TX, USA
Abstract :
This paper proposes a new semi-distributed architecture for clock distribution that is suitable for gigascale integration. First, the limitations associated with conventional clock distribution networks are discussed. Next, some of the alternative solutions to the clock distribution problem are reviewed and compared in terms of architecture, power dissipation, clock inaccuracy, and ease of implementation. The compatibility of the alternatives with established design-for-testability and design-for-debuggability techniques is also evaluated. Then, the proposed architecture is introduced. It employs an array of phase-locked loops (PLLs) synchronized using digital feedback. The new architecture addresses the limitations associated with conventional clocking networks, but does not suffer from the practical shortcomings affecting the alternatives proposed so far
Keywords :
ULSI; circuit feedback; clocks; design for testability; digital phase locked loops; integrated circuit design; clock inaccuracy; design-for-debugability techniques; design-for-testability; digital feedback; gigascale integration; multi-PLL clock distribution architecture; phase-locked loops; power dissipation; semi-distributed architecture; Clocks; Delay; Design for disassembly; Feedback; Integrated circuit interconnections; Jitter; Phase locked loops; Phased arrays; Power dissipation; Synchronization;
Conference_Titel :
VLSI, 2001. Proceedings. IEEE Computer Society Workshop on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-1056-6
DOI :
10.1109/IWV.2001.923136