DocumentCode :
3102601
Title :
A heterogeneous multiprocessor architecture for low-power audio signal processing applications
Author :
Paker, Özgün ; Sparsø, Jens ; Haandbæk, Niels ; Isager, Mogens ; Nielsen, Lars Skovby
Author_Institution :
Dept. of Inf. & Math. Modeling, Tech. Univ. Denmark, Lyngby, Denmark
fYear :
2001
fDate :
37012
Firstpage :
47
Lastpage :
53
Abstract :
This paper describes a low-power programmable DSP architecture that targets audio signal processing. The architecture can be characterized as a heterogeneous multiprocessor consisting of small and simple instruction set processors called mini-cores that communicate using message passing. The processors are tailored for different classes of filtering algorithms (FIR, IIR, N-LMS etc.), and in a typical system the communication among processors occurs at the sampling rate only. The processors are parameterized in word-size, memory-size, etc. and can be instantiated according to the needs of the application at hand using a normal synthesis based ASIC design flow. To give an impression of the size of a processor we mention that one of the FIR processors in a prototype design has 16 instructions, a 32 word×16 bit program memory, a 64 word×16 bit data memory and a 25 word×16 bit coefficient memory. Early results obtained from the design of a prototype chip containing filter processors for a hearing aid application, indicate a power consumption that is an order of magnitude better than current state of the art low-power audio DSPs implemented using full-custom techniques. This is due to: (1) the small size of the processors and (2) a smaller instruction count for a given task
Keywords :
application specific integrated circuits; audio signal processing; digital signal processing chips; instruction sets; low-power electronics; message passing; multiprocessing systems; parallel architectures; 16 bit; FIR; IIR; N-LMS; coefficient memory; data memory; filtering algorithms; heterogeneous multiprocessor architecture; instruction set processors; low-power audio signal processing applications; message passing; mini-cores; program memory; programmable DSP architecture; sampling rate; synthesis based ASIC design flow; Application specific integrated circuits; Auditory system; Digital signal processing; Energy consumption; Filtering algorithms; Finite impulse response filter; Message passing; Prototypes; Sampling methods; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2001. Proceedings. IEEE Computer Society Workshop on
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-1056-6
Type :
conf
DOI :
10.1109/IWV.2001.923139
Filename :
923139
Link To Document :
بازگشت