Title :
High speed interface for digital centric transmitters
Author :
Mohr, Bastian ; Mueller, Jan Henning ; Ye Zhang ; Leys, Richard ; Schenk, Sven ; Bruening, Ulrich ; Heinen, Stefan
Author_Institution :
Dept. of Integrated Analog Circuits & RF Syst., RWTH Aachen Univ., Aachen, Germany
Abstract :
This paper presents a high-speed serial PLL-less interface suitable for usage in mobile transmitters. The interface uses current mode signaling to reduce both ground bouncing and the crosstalk impact on the mobile frontend. A digital controlled delay line is employed to adjust the sampling point of the highspeed serial clock. The data is 8b/10b encoded for word recovery and signaling of configuration packets. The interface is self-initializing and distinguishes between signal and configuration data. It consists of three lanes from the FPGA to the ASIC and one lane in backward direction to debug the internal ASIC signals. The interface is able to transfer up to 1.6 Gbit/s per lane. It consumes 3mA from a 1.2V supply.
Keywords :
application specific integrated circuits; delay lines; digital phase locked loops; field programmable gate arrays; mobile radio; radio transmitters; FPGA; backward direction; configuration data; configuration packets; crosstalk reduction; current 3 mA; current mode signaling; digital centric transmitters; digital controlled delay line; ground bouncing reduction; high-speed serial PLL-less interface; highspeed serial clock; internal ASIC signals; mobile frontend; mobile transmitters; sampling point; self-initializing; signal data; voltage 1.2 V; word recovery; Baseband; Clocks; Delays; Encoding; Field programmable gate arrays; Radio transmitters; Radiofrequency integrated circuits;
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2013 9th Conference on
Conference_Location :
Villach
Print_ISBN :
978-1-4673-4580-4
DOI :
10.1109/PRIME.2013.6603153