DocumentCode :
3105493
Title :
A probabilistic fault model for analog faults
Author :
Favalli, M. ; Olivo, P. ; Riccó, B.
Author_Institution :
Bologna Univ., Italy
fYear :
1991
fDate :
25-28 Feb 1991
Firstpage :
85
Lastpage :
88
Abstract :
Presents a probabilistic approach to the detection of analog faults (i.e. transistors stuck-on and bridgings) in CMOS circuits that depends on the conductances of faulty and fault-free networks. In particular, all conductances are considered as random variables with normal distribution. Conductance distributions of complex conflicting networks can be easily evaluated and the detection probability of each fault is determined. The expected coverage of analog faults is known at the end of a fault simulation. This result is shown to be more realistic than those obtained in a deterministic way
Keywords :
CMOS integrated circuits; digital integrated circuits; fault location; probability; CMOS circuits; analog faults; bridgings; complex conflicting networks; detection probability; fault-free networks; probabilistic fault model; random variables; transistors stuck-on; Circuit faults; Circuit simulation; Complex networks; Failure analysis; Fault detection; Logic gates; Power supplies; Semiconductor device modeling; Testing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation. EDAC., Proceedings of the European Conference on
Conference_Location :
Amsterdam
Type :
conf
DOI :
10.1109/EDAC.1991.206365
Filename :
206365
Link To Document :
بازگشت