Title :
High performance SOI lateral trench dual gate power MOSFET
Author :
Singh, Yogang ; Punetha, Mayank
Author_Institution :
Dept. of Electron. & Commun. Eng., G.B. Pant Eng. Coll., Pauri Garhwal, India
Abstract :
In this paper, a lateral trench dual gate metal-oxide-semiconductor (LTDGMOS), a power MOSFET on silicon-on-insulator (SOI) is presented. The proposed device is having a trench dual gate structure for parallel conduction of two channels. The trench structure along with p+ buried layer in drift region causes RESURF effect in the device. Two-dimensional numerical simulations have been performed to analyse and compare the performance of the proposed device with that of the conventional device. The proposed power MOSFET provides 2.5 times higher output current, 39% decrease in threshold voltage, 34% reduction in ON-resistance, 53% improvement in peak transconductance, 65% increase in breakdown voltage, 28% reduction in gate-drain charge density and 53% improvement in figure-of-merit over the conventional power MOSFET on SOI for the same cell pitch.
Keywords :
buried layers; numerical analysis; power MOSFET; semiconductor device breakdown; semiconductor device models; silicon-on-insulator; ON-resistance; RESURF effect; SOI lateral trench dual gate power MOSFET; Si; breakdown voltage; buried layer; cell pitch; drift region; gate-drain charge density; metal-oxide-semiconductor; parallel conduction; peak transconductance; silicon-on-insulator; threshold voltage; trench dual gate structure; trench structure; two-dimensional numerical simulations; Electron devices; Logic gates; Performance evaluation; Power MOSFET; Threshold voltage; Transconductance; Metal-oxide-semiconductor field-effect transistor (MOSFET); breakdown voltage; dual gate; gate charge; lateral; specific on-resistance; transconductance; trench;
Conference_Titel :
Communications, Devices and Intelligent Systems (CODIS), 2012 International Conference on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-4699-3
DOI :
10.1109/CODIS.2012.6422155