DocumentCode :
3106807
Title :
A framework for hierarchical performance analysis [of VLSI]
Author :
Saadi, Farid M. ; Kaminska, Bosena
Author_Institution :
Ecole Polytech. de Montreal, Que., Canada
fYear :
1991
fDate :
25-28 Feb 1991
Firstpage :
413
Lastpage :
418
Abstract :
The performance analysis of VLSI integrated circuits (ICs) with flat tools is slow and even sometimes impossible to complete. Some hierarchical tools have been developed to speed up the analysis of these large ICs. However, these hierarchical tools suffer from a poor interaction with the CAD database and poorly automatized operations. The authors introduce a general hierarchical framework for performance analysis to solve these problems. The circuit analysis is automatic under the proposed framework. Information that has been automatically abstracted in the hierarchy is kept in database properties along with the topological information. A limited software implementation of the framework, PREDICT, has also been developed to analyze the delay performance
Keywords :
VLSI; circuit CAD; circuit analysis computing; network topology; CAD database; PREDICT; VLSI; circuit analysis; hierarchical performance analysis; software implementation; topological information; Central Processing Unit; Circuits; Databases; Delay; Design automation; Information analysis; Performance analysis; Stress; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation. EDAC., Proceedings of the European Conference on
Conference_Location :
Amsterdam
Type :
conf
DOI :
10.1109/EDAC.1991.206437
Filename :
206437
Link To Document :
بازگشت