DocumentCode :
3107379
Title :
Leakage current reduction using modified gate replacement technique for CMOS VLSI circuit
Author :
Singh, Sushil ; Kaur, Baljit ; Kaushik, B.K. ; Dasgupta, S.
Author_Institution :
Dept. of Electron. & Comput. Eng., Microelectron. & VLSI Group, Indian Inst. of Technol. Roorkee, Roorkee, India
fYear :
2012
fDate :
28-29 Dec. 2012
Firstpage :
464
Lastpage :
467
Abstract :
In recent years, leakage power dominates the dynamic power in nanoscale CMOS VLSI circuits. This research paper describes different leakage mechanisms that includes subthreshold and gate leakage current. A novel approach of reduction in leakage current is proposed which is primarily based on the conventional gate replacement technique. This approach is more effective in circuits with higher logic depth. A comparative analysis is performed between the conventional and modified gate replacement mechanisms. Using the modified technique, the overall leakage current and number of replacements are reduced by 13.5% and 33.5% respectively as compared to the conventional one.
Keywords :
CMOS logic circuits; VLSI; leakage currents; logic gates; CMOS VLSI circuit; gate leakage current; gate replacement technique; leakage current reduction; modified gate replacement mechanisms; modified gate replacement technique; subthreshold leakage current; Decision support systems; Intelligent systems; VLSI; benchmark circuits; gate replacement; leakage current; subthreshold and gate leakage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Devices and Intelligent Systems (CODIS), 2012 International Conference on
Conference_Location :
Kolkata
Print_ISBN :
978-1-4673-4699-3
Type :
conf
DOI :
10.1109/CODIS.2012.6422239
Filename :
6422239
Link To Document :
بازگشت