Title :
Reducing the number of clock variables of timed automata
Author :
Daws, C. ; Yovine, S.
Author_Institution :
VERIMAG, Montbonnot St. Martin, France
Abstract :
We propose a method for reducing the number of clocks of a timed automaton by combining two algorithms. The first one consists in detecting active clocks, that is, those clocks whose values are relevant for the evolution of the system. The second one detects sets of clocks that are always equal. We implemented the algorithms and applied them to several case studies. These experimental results show that an appropriate encoding of the state space, based on the output of the algorithms, leads to a considerable reduction of the memory space allowing a more efficient verification
Keywords :
algorithm theory; clocks; finite automata; formal verification; real-time systems; active clock detection; bisimulation; case studies; clock variable number reduction; equal clock detection; experimental results; memory space reduction; real time systems; system evolution; timed automata; verification;
Conference_Titel :
Real-Time Systems Symposium, 1996., 17th IEEE
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-8186-7689-2
DOI :
10.1109/REAL.1996.563702