Title :
An InP HBT low power receiver IC integrating AGC amplifier, clock recovery circuit and demultiplexers
Author :
Yung, M. ; Jensen, J. ; Raghavan, G. ; Rodwell, M. ; Hafizi, M. ; Walden, R. ; Elliott, K. ; Kardos, M. ; Brown, Y. ; Montes, M. ; Sun, H. ; Stanchina, W.
Author_Institution :
Hughes Res. Labs., Malibu, CA, USA
Abstract :
The authors designed and fabricated a highly integrated and very low power receiver IC for 2.5 Gb/s optical communication. It consisted of an AGC data recovery circuit and demultiplexer, and consumed only 340 mW power. The measured data have validated our design approach and have demonstrated the potential of the InP HBT technology to integrate analog and digital functions for low power and high speed applications. Achieving even lower power is feasible through device scaling. Additional functionality such as multiple data rate, frequency detection, lock indicator and data decoder can be included in future integration.
Keywords :
III-V semiconductors; automatic gain control; bipolar digital integrated circuits; clocks; decoding; demultiplexing equipment; heterojunction bipolar transistors; indium compounds; integrated optoelectronics; optical fibre communication; optical receivers; 2.5 Gbit/s; 340 mW; AGC amplifier; HBT low power receiver IC; III-V semiconductors; InP; clock recovery; data decoder; demultiplexers; device scaling; frequency detection; high speed applications; lock indicator; multiple data rate; optical communication; optical fibre receivers; Clocks; Heterojunction bipolar transistors; Indium phosphide; Optical amplifiers; Optical design; Optical fiber communication; Optical receivers; Photonic integrated circuits; Power measurement; Velocity measurement;
Conference_Titel :
Gallium Arsenide Integrated Circuit (GaAs IC) Symposium, 1997. Technical Digest 1997., 19th Annual
Conference_Location :
Anaheim, CA, USA
Print_ISBN :
0-7803-4083-3
DOI :
10.1109/GAAS.1997.628270