DocumentCode :
3110211
Title :
Optimal logic synthesis and testability: two faces of the same coin
Author :
Devadas, Srinivas ; Ma, Hi-Keung Tony ; Newton, A. Richard ; Sangiovanni-Vincentelli, Alberto
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1988
fDate :
12-14 Sep 1988
Firstpage :
4
Lastpage :
12
Abstract :
The relationships between test generation and logic minimization are described. An overview of the state of the art in combinational and sequential logic synthesis is provided. Combinational logic synthesis algorithms which can ensure irredundant and fully testable combinational circuits are reviewed. Test vectors which detect all single stuck-at faults in the combination logic can be obtained as a by-product of the logic minimization step. Equally intimate relationships between the problems of sequential logic synthesis and sequential test generation are envisioned. A recently developed synthesis technique of constrained state assignment and logic optimization which ensures fully testable sequential machines is described briefly
Keywords :
combinatorial circuits; logic design; logic testing; sequential circuits; combination logic; logic design; logic minimization; sequential logic synthesis; sequential test generation; single stuck-at faults; test generation; test vectors; Circuit faults; Circuit synthesis; Circuit testing; Combinational circuits; Electrical fault detection; Face detection; Fault detection; Logic testing; Minimization; Sequential analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1988. Proceedings. New Frontiers in Testing, International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-8186-0870-6
Type :
conf
DOI :
10.1109/TEST.1988.207774
Filename :
207774
Link To Document :
بازگشت