Title :
Testing and diagnosis of interconnects using boundary scan architecture
Author :
Hassan, Abu ; Rajski, Janusz ; Agarwal, Vinod K.
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
Abstract :
A built-in self-test of interconnects based on boundary scan architecture is described. Detection and diagnosis schemes are proposed which provide minimal-size test vector sets. I/O scan chains order independent test vector sets and walking sequences. Properties like ease of test vector generation, structure-independent detection and diagnosis, and local response compaction have made the developed schemes suitable for built-in-self-test implementation. An example board-interconnect test session is described using one of the proposed schemes
Keywords :
automatic testing; electric connectors; printed circuit accessories; printed circuit testing; automatic testing; board-interconnect test; boundary scan architecture; built-in self-test; diagnosis; minimal-size test vector sets; Built-in self-test; Circuit testing; Compaction; Design for testability; Integrated circuit interconnections; Laboratories; Legged locomotion; Pins; Printed circuits; Shift registers;
Conference_Titel :
Test Conference, 1988. Proceedings. New Frontiers in Testing, International
Conference_Location :
Washington, DC
Print_ISBN :
0-8186-0870-6
DOI :
10.1109/TEST.1988.207790