DocumentCode :
3110546
Title :
A low-jitter PLL for digital TV instrumentation
Author :
Kobayashi, Fuminori ; Nakanishi, Yutaka ; Kondoh, Hitoshi
Author_Institution :
Dept. of Syst. Design & Inf., Kyushu Inst. of Technol., Iizuka, Japan
fYear :
2009
fDate :
5-8 July 2009
Firstpage :
1581
Lastpage :
1586
Abstract :
For consumer products of the digital age, dasiastablepsila clock signals are crucial, leading to similar requirement for industrial instrumentation. In order to reduce jitters, rapid fluctuation in frequency, for such applications, this article proposes a novel configuration. Feed-forward compensator improves jitter filtration, without sacrifice in the reduction of inherent jitters. Adaptive gain, which is set high for locking and low for jitter filtration after locking, yields fast responses while keeping jitters low, as well. Its effectiveness is verified on a prototype implemented by an FPGA, and experiments as a multiply-by-50 synthesizer result in 30-fold reduction for inherent jitters and no amplification of incoming jitters.
Keywords :
consumer electronics; digital television; field programmable gate arrays; jitter; phase locked loops; FPGA; consumer products; digital TV instrumentation; feed-forward compensator; jitter filtration; low-jitter PLL; multiply-by-50 synthesizer; Clocks; Consumer products; Digital TV; Feedforward systems; Filtration; Fluctuations; Frequency; Instruments; Jitter; Phase locked loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics, 2009. ISIE 2009. IEEE International Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-4347-5
Electronic_ISBN :
978-1-4244-4349-9
Type :
conf
DOI :
10.1109/ISIE.2009.5214258
Filename :
5214258
Link To Document :
بازگشت