Title :
Accurate power estimation technique for DSP architectures
Author :
Durrani, Yaseer A.
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Univ. of the Punjab, Lahore, Pakistan
Abstract :
A key challenge in the design of low power digital systems is the fast and accurate estimation of power dissipation. In this paper, we present a look-up-table (LUT) based power macromodeling technique for digital signal processing (DSP) architecture in terms of the statistical knowledge of their primary inputs/ouputs. During the power estimation procedure, the sequence of an input stream is generated by a genetic algorithm (GA) using input metrics. Then, a Monte Carlo zero-delay simulation is performed and a power dissipation macromodel function is built from power dissipation results. From then on, this macromodel function can be used to estimate power dissipation of the system just by using the statistics of the macro-block´s primary inputs/outputs. The most important contribution of the method is that it allows fast power estimation of intellectual property (IP) based design by a simple addition of individual power consumptions. This makes the power modelling of SoCs an easy task that permits evaluation of power features at the architectural level. In order to evaluate our model, we have constructed IP-based DSP system using different IP macroblocks. In experiments with individual IP macro-blocks, the results are effective and highly correlated, with an average error of just 1-3%.
Keywords :
Monte Carlo methods; digital signal processing chips; genetic algorithms; industrial property; power consumption; power engineering computing; signal processing; system-on-chip; table lookup; DSP architectures; Monte Carlo zero-delay simulation; SoCs; digital signal processing; genetic algorithm; individual power consumptions; intellectual property; look-up-table; macroblock primary inputs-outputs; power digital systems; power dissipation macromodel function; power estimation technique; power macromodeling technique; statistical knowledge; Digital signal processing; Digital systems; Genetic algorithms; Intellectual property; Monte Carlo methods; Power dissipation; Power generation; Power system modeling; Statistics; Table lookup; FIR filer; Genetic Algorithm; Intellectual Property; LUT; Monte Carlo Simulation; Power Estimation; Power Macro-modeling; RTL;
Conference_Titel :
Industrial Electronics, 2009. ISIE 2009. IEEE International Symposium on
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-4347-5
Electronic_ISBN :
978-1-4244-4349-9
DOI :
10.1109/ISIE.2009.5214274