Title :
Buck and boost converter design optimization parameters in modern VLSI technology
Author :
Iqbal, S. M Asif ; Mekhilef, Saad ; Soin, Norhayati ; Omar, Rosli
Author_Institution :
Univ. of Malaya, Kuala Lumpur, Malaysia
fDate :
June 30 2011-July 4 2011
Abstract :
This paper presents the feasibility challenges of designing dc-dc buck and boost converter in nano-scale. With the gradual development of VLSI design platforms, new issues have been introduced and presented to the power electronics circuit experts and VLSI engineers. Today´s VLSI industry has reached the technology well within the nano-meter range. The consequence of implementing the basic power electronics converter topology such as buck and boost converter into this technology is discussed in this paper. It also covers the optimization issues between conduction modes, switching frequencies, efficiency and chip area. Fabrication issues are discussed, with the limitations of use of elements such as inductor, capacitors and resistors. Tradeoffs between chip area and performance are highlighted. Design challenge for optimum switching frequency, off the chip capacitor, and strategies to minimize switching and conduction losses are also discussed.
Keywords :
DC-DC power convertors; VLSI; integrated circuit design; integrated circuit manufacture; nanoelectronics; power integrated circuits; Buck converter; VLSI technology; boost converter; dc-dc buck; design optimization parameters; nanometer range; power electronics circuit; power electronics converter topology; CMOS integrated circuits; Capacitance; Fabrication; Inductors; Logic gates; Switching frequency; Very large scale integration; Boost converter; Dc-Dc Buck; Efficiency; Switching frequency; VLSI design;
Conference_Titel :
Micro/Nanotechnologies and Electron Devices (EDM), 2011 International Conference and Seminar of Young Specialists on
Conference_Location :
Erlagol, Altai
Print_ISBN :
978-1-61284-793-1
DOI :
10.1109/EDM.2011.6006912