DocumentCode :
3111644
Title :
Enhancing random-pattern coverage of programmable logic arrays via masking technique
Author :
Fujiwara, Hideo ; Fujisawa, Osamu ; Hikone, Kazunori
Author_Institution :
Dept. of Electron. & Commun. Meiji Univ., Kawasaki, Japan
fYear :
1988
fDate :
12-14 Sep 1988
Firstpage :
642
Lastpage :
648
Abstract :
A testable design is presented of programmable logic arrays (PLAs) with high fault coverage for random test patterns. The proposed design is realized with low area overhead by adding two mask arrays to the AND and OR arrays of the PLA. To clarify the effect of the masking technique, an experiment was performed in which eight large PLAs were modified by adding various sizes of mask arrays, and then performing fault simulation with random patterns for those random-pattern test coverage curves. It was found that fault coverage could be significantly enhanced by the proposed masking technique with very low area overhead
Keywords :
VLSI; logic arrays; logic testing; random processes; fault simulation; mask arrays; programmable logic arrays; random test patterns; random-pattern coverage; Built-in self-test; Circuit faults; Circuit testing; Decoding; Electronic equipment testing; Logic arrays; Logic design; Logic testing; Programmable logic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1988. Proceedings. New Frontiers in Testing, International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-8186-0870-6
Type :
conf
DOI :
10.1109/TEST.1988.207847
Filename :
207847
Link To Document :
بازگشت