DocumentCode :
3113139
Title :
Analog circuit synthesis with simplified knowledge acquisition and fast transistor sizing
Author :
Alger, Michael
Author_Institution :
Siemens AG, Munchen, Germany
fYear :
1990
fDate :
29 May-1 Jun 1990
Firstpage :
28
Lastpage :
32
Abstract :
Presents a system for analog CMOS circuit synthesis. It tries to overcome shortcomings of the rule based expert system approach at the stage of the circuit composition and provides sized netlists without simulation based optimization being necessary. A functional description of the required circuit is used to compose an application-appropriate schematic out of a set of parameterizable subcells. Transistor sizing is done with a table model which accurately relates small-signal transistor parameters to widths and lengths. The small-signal parameters are found from circuit specification using first order model equations. The table may be constructed through measurements or with presimulated values. The latter allows one to take parasitic layout effects into account in advance. A design example is presented
Keywords :
CMOS integrated circuits; VLSI; application specific integrated circuits; circuit layout CAD; linear integrated circuits; operational amplifiers; analog CMOS circuit synthesis; analog cell libraries; application-appropriate schematic; circuit composition; circuit specification; design example; first order model equations; knowledge acquisition; lengths; mixed-mode ASIC; parasitic layout effects; parasitics; set of parameterizable subcells; sized netlists; small-signal transistor parameters; table model; transistor sizing; widths; Analog circuits; Circuit simulation; Circuit synthesis; Circuit topology; Equations; Expert systems; Humans; Knowledge acquisition; Software libraries; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euro ASIC '90
Conference_Location :
Paris
Print_ISBN :
0-8186-2066-8
Type :
conf
DOI :
10.1109/EASIC.1990.207921
Filename :
207921
Link To Document :
بازگشت