DocumentCode :
311441
Title :
New unified VLSI architectures for computing DFT and other transforms
Author :
Hsiao, Shen-Fu ; Yen, Chung-Yi
Author_Institution :
Inst. of Comput. & Inf. Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
Volume :
1
fYear :
1997
fDate :
21-24 Apr 1997
Firstpage :
615
Abstract :
Fast computation of DFT and other popular transforms is essential in high-speed DSP applications. This paper proposes new architectures with low hardware cost and high throughput rate. The new architectures are very suitable for VLSI implementation since they are very regular and require much fewer complex multipliers compared to the recently proposed approaches. Furthermore, the same architectures may be exploited to compute a variety of frequently-used transforms
Keywords :
digital signal processing chips; discrete Fourier transforms; systolic arrays; DFT; VLSI implementation; high throughput rate; high-speed DSP; low hardware cost; transforms; unified VLSI architectures; Computer architecture; Costs; Digital signal processing; Discrete Fourier transforms; Discrete cosine transforms; Discrete transforms; Fourier transforms; Hardware; Matrix decomposition; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1997. ICASSP-97., 1997 IEEE International Conference on
Conference_Location :
Munich
ISSN :
1520-6149
Print_ISBN :
0-8186-7919-0
Type :
conf
DOI :
10.1109/ICASSP.1997.599843
Filename :
599843
Link To Document :
بازگشت