Title :
An Efficient Task Placement Method for Reconfigurable FPGA Systems
Author :
Trong-Yen Lee ; Nian-You Lin ; Wei-Cheng Chen ; Haixia Wu
Author_Institution :
Grad. Inst. of Comput. & Commun. Eng., Nat. Taipei Univ. of Technol., Taipei, Taiwan
Abstract :
In recent years, task placement technology for reconfigurable FPGA has been developed into 2-D arrays. In this paper, we propose a methodology to pre-place hardware resource into multi-area to achieve the high utilization of hardware resource and reduce used area. The method solves the task type placement problems on the partial dynamic reconfigurable systems. The proposed placement method can provide multi reconfigurable area reusable which depends on each request to load corresponding reconfigurable module into pre-place reconfigurable area. In this experiment, the task placement into the configuration area is using by the tool of Xilinx Plan Ahead 14.1 [15] to analyze and verify on the Xilinx Virtex-6 system development platform. Comparison of related work, the experiment results shown that the proposed placement methodology increases 20.1% the utilization of hardware resources and reduces 61.1% the area of hardware resources.
Keywords :
field programmable gate arrays; 2D arrays; Xilinx Plan Ahead 14.1 [15]; Xilinx Virtex-6 system development platform; efficient task placement method; partial dynamic reconfigurable systems; pre-place hardware resource; pre-place reconfigurable area; reconfigurable FPGA systems; task type placement problems; Discrete Fourier transforms; Dynamic scheduling; Field programmable gate arrays; Hardware; Planning; Resource management; Routing; FPGA; free space management; partially reconfigurable; task placement;
Conference_Titel :
Complex, Intelligent, and Software Intensive Systems (CISIS), 2013 Seventh International Conference on
Conference_Location :
Taichung
Print_ISBN :
978-0-7695-4992-7
DOI :
10.1109/CISIS.2013.82