Title :
NBTI aging tolerance in pipeline based designs NBTI
Author :
Katsarou, K. ; Tsiatouhas, Y. ; Arapoyanni, Angela
Author_Institution :
Dept. of Comput. Sci., Univ. of Ioannina, Ioannina, Greece
Abstract :
Aging mechanisms, like Negative Bias Temperature Instability (NBTI), are a great concern in CMOS nanometer technologies. In this work, we present pipeline oriented timing error tolerance techniques with a special interest in NBTI related performance degradation. Three scenarios are discussed that provide the required error tolerance in pipeline based designs. Moreover, a new flip-flop is presented, to support two of the above scenarios, which is capable to detect and locally correct timing errors. A main characteristic of the proposed flip-flop is the NBTI resistant error handling operation. Simulation results validate the efficiency of the new design.
Keywords :
CMOS logic circuits; fault tolerant computing; flip-flops; logic design; negative bias temperature instability; performance evaluation; pipeline processing; timing; CMOS nanometer technologies; NBTI aging tolerance; NBTI related performance degradation; NBTI resistant error handling operation; flip-flop; negative bias temperature instability; pipeline based design; pipeline oriented timing error tolerance techniques; Decision support systems; Testing; Error detection and correction; NBTI degradation; Timing error tolerance; Timing errors;
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2013 IEEE 19th International
Conference_Location :
Chania
DOI :
10.1109/IOLTS.2013.6604047