Title :
FeRoNoC: Flexible and extensible Router implementation for diagonal mesh topology
Author :
Elhajji, Majdi ; Attia, Brahim ; Zitouni, Abdelkrim ; Tourki, Rached ; Meftali, Samy ; Dekeyser, Jean-Luc
Author_Institution :
Lab. of Electron. & Micro-Electron., Univ. Monastir, Monastir, Tunisia
Abstract :
Networks on Chip (NoCs) can improve a set of performances criteria, in complex SoCs, such as scalability, flexibility and adaptability. However, performances of a NoC are closely related to its topology. The diameter and average distance represent an important factor in term of performances and implementation. The proposed diagonal mesh topology is designed to offer a good tradeoff between hardware cost and theoretical quality of service (QoS). It can contain a large number of nodes without changing the maximum diameter which is equal to 2. In this paper, we present a new router architecture called FeRoNoC (Flexible, extensible Router NoC) and its Register Transfer Level (RTL) hardware implementation for the diagonal mesh topology. The architecture of our NoC is based on a flexible and extensible router which consists of a packet switching technique and deterministic routing algorithm. Effectiveness and performances of the proposed topology have been shown using a virtex5 FPGA implementation. A comparative performances study of the proposed NoC architecture with others topology is performed.
Keywords :
field programmable gate arrays; network-on-chip; packet switching; quality of service; telecommunication network routing; telecommunication network topology; FeRoNoC; QoS; RTL hardware implementation; SoC; deterministic routing algorithm; diagonal mesh topology; extensible router implementation; flexible extensible router NoC; flexible router implementation; networks on chip; packet switching technique; quality of service; register transfer level; router architecture; virtex5 FPGA implementation; Clocks; Network topology; Routing; Switches; System-on-a-chip; Topology; FeRoNoC; NoC; RTL; SoC;
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2011 Conference on
Conference_Location :
Tampere
Print_ISBN :
978-1-4577-0620-2
Electronic_ISBN :
978-1-4577-0619-6
DOI :
10.1109/DASIP.2011.6136890