Title :
Sample and hold circuits for low-frequency signals in analog-to-digital converter
Author :
Mahmoud, Soliman A. ; Nazzal, Tasnim B.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Sharjah, Sharjah, United Arab Emirates
Abstract :
Different sample and hold (S/H) circuits are introduced, analyzed and simulated in this paper. It aims to illustrate the suitable sample and hold (S/H) circuit technique that is used in low voltage operation. In addition to that, a suitable sample and hold (S/H) circuit for electrocardiogram (ECG) signal is presented. A modified versions of passive free op-amp sample and hold (S/H) circuit is discussed in order to compensate the induced error. These different sample and hold (S/H) circuits were simulated using 90nm CMOS technology on LT Spice IV. According to the simulation results, the passive free op-amp sample and hold circuit has a signal to noise and distortion ratio (SNDR) of 54.34 dB. On the other hand, the differential passive free op-amp sample and hold circuit has 56.31 dB for a 250 Hz-500 mVp-p input sinewave and ECG signals. The sampling rate is 10 KS/sec, and the supply voltage is 1V. The simulation results show that the differential passive free op-amp sample and hold (S/H) circuit is the best candidate for low-frequency signals.
Keywords :
CMOS integrated circuits; analogue-digital conversion; biomedical electronics; electrocardiography; low-power electronics; operational amplifiers; sample and hold circuits; CMOS technology; analog-digital converter; electrocardiogram signal; low voltage operation; low-frequency signals; passive free operational amplifier; sample and hold circuits; size 90 nm; voltage 1 V; Capacitors; Clocks; Electrocardiography; Logic gates; Manganese; Switches; Switching circuits; ADC; Bootstrapped; Differential; ECG; S/H;
Conference_Titel :
Information and Communication Technology Research (ICTRC), 2015 International Conference on
Conference_Location :
Abu Dhabi
DOI :
10.1109/ICTRC.2015.7156415