Title :
Design and implementation of a two-dimensional fast Fourier transform chip
Author :
Krakow, William T. ; Batchelor, William E. ; Liu, Wentai ; Hildebrandt, Thomas ; Hughes, Thomas ; Yeh, Tong-Fei ; Salama, Roberto ; Mei, Geegwo
Author_Institution :
Microelectron. Center of North Carolina, Research Triangle Park, NC, USA
Abstract :
A description is given of a rasterized, pipelined architecture for performing a two-dimensional fast Fourier transformation (2DFFT). A chip has been designed for implementing this architecture in 1.25-μm CMOS. Each chip consist of 152 transistors on a 9-mm die. The chips operate at a clock speed of 10 MHz and process a 256×256-pixel image at a real-time rate of 30 Hz. Each chip has input and output data formats consisting of rasterized streams of 22-bit fixed-point complex numbers. The authors present the chip architecture and describe the design of its constituent units. On-chip storage of the sine/cosine factors and the absence of corner-tuning memory are the most novel features
Keywords :
CMOS integrated circuits; computerised picture processing; fast Fourier transforms; microprocessor chips; 1.25 micron; 10 MHz; 256 pixel; 30 Hz; 65536 pixel; computerised signal processing; microprocessor chip; on chip storage; sine/cosine factors; two-dimensional fast Fourier transform chip; Biomedical imaging; CMOS technology; Clocks; Computer architecture; Delay; Fast Fourier transforms; Microelectronics; Pixel; Satellites; Streaming media;
Conference_Titel :
Custom Integrated Circuits Conference, 1988., Proceedings of the IEEE 1988
Conference_Location :
Rochester, NY
DOI :
10.1109/CICC.1988.20824