Title :
A fully-automated flow for ITAR-free rad-hard Atmel FPGAs
Author :
Andrikos, Nikos ; Violante, M. ; Codinachs, David Merodio
Author_Institution :
Dipt. di Elettron., Politec. di Torino, Turin, Italy
Abstract :
In recent years, use of FPGAs has been gaining more momentum for space applications as there are cases where using them can significantly reduce developments costs and time. In order to ensure correct operation in space, they have to be rad-hard, but most of such components are subject to ITAR. Atmel is the only provider for ITAR-free rad-hard FPGAs, but the default development flow provided leaves much to be desired. The contribution of this work is two-fold: First of all, we present a fully automated flow which improves the usability of the default development flow provided by Atmel, while requiring only a bare minimum of configuration for each design. Secondly, we show how to extend this flow in order to integrate external programs which can be used as in-place substitutions of steps of the default flow. Our experiments show that the proposed flow can significantly boost both the productivity of the designers and the QoR of the final implementations.
Keywords :
field programmable gate arrays; logic design; radiation hardening (electronics); ITAR-free rad-hard Atmel FPGA; QoR; default development flow; designer productivity; fully-automated flow; space applications; Aerospace electronics; Algorithm design and analysis; Field programmable gate arrays; Graphical user interfaces; Hardware design languages; Radiation hardening (electronics); Timing; Design Automation; Digital circuits; Field Programmable Gate Arrays; Radiation Hard-ening;
Conference_Titel :
On-Line Testing Symposium (IOLTS), 2013 IEEE 19th International
Conference_Location :
Chania
DOI :
10.1109/IOLTS.2013.6604077