Title :
Cluster Error Correction for Real-Time Channels by Unbound Rotation of Two-Dimensional Parity-Check Codes
Author_Institution :
Dept. of Electron. Eng., Nat. Changhua Univ. of Educ., Changhua, Taiwan
Abstract :
Circuit-level real-time channels like through-silicon vias generally admit only several levels of logic gates for decoding within a clock cycle. From our study two-dimensional parity check has the greatest potential for on-line monitoring and correcting. The bounded rotation scheme for cyclic decoding is first applied in real-time channels with four times of relative correctable cluster size. An unbound rotation scheme is further proposed for higher cluster error correcting capacitance. For an array with a long length H and a narrow width W, the correctable cluster error size can be improved from W to H. From circuit simulation both proposed schemes take only 1.45 ns and 0.76 ns of time penalties respectively. From block error rate analyses under a reasonable coupling model based on conditional probability posterior to additive white Gaussian noised binary symmetric channels, error rate reduction can be improved to 104 times in a 9 dB SNR.
Keywords :
AWGN; error correction; logic gates; parity check codes; telecommunication channels; additive white Gaussian noised binary symmetric channels; circuit-level real-time channels; cluster error correcting capacitance; cluster error correction; cyclic decoding; error rate reduction; logic gates; on-line monitoring; through-silicon vias; time 0.76 ns; time 1.45 ns; two-dimensional parity check; two-dimensional parity-check codes; Arrays; Decoding; Error analysis; Parity check codes; Reliability; Shearing; Signal to noise ratio; 2DPC; Cluster error correction; Decoding latency; Interleaver; Real-time channel.; Through-silicon via; cluster error correction; decoding latency; real-time channel; through-silicon via;
Journal_Title :
Communications Letters, IEEE
DOI :
10.1109/LCOMM.2015.2424232