Title :
Low-power and area-efficient carry select adder using modified BEC-1 converter
Author :
Mugilvannan, L. ; Ramasamy, S.
Abstract :
Carry Select Adder (CSLA) is one of the fastest adders used in many data-processing processors to perform fast arithmetic functions. From the structure of the CSLA, it is clear that there is scope for reducing the area and power consumption in the CSLA. This work uses a simple and efficient transistorlevel modification in BEC-1 converter to significantly reduce the area and power of the CSLA. Based on this modification 16-b square-root CSLA (SQRT CSLA) architecture have been developed and compared with the SQRT CSLA architecture using ordinary BEC-1 converter. The proposed design has reduced area and power as compared with the SQRT CSLA using ordinary BEC-1 converter with only a slight increase in the delay. This work evaluates the performance of the proposed designs in terms of delay, area, and power by hand with logical effort and through Cadence Virtuoso. The results analysis shows that the proposed CSLA structure is better than the SQRT CSLA with ordinary BEC-1 converter.
Keywords :
adders; digital arithmetic; logic design; low-power electronics; Cadence Virtuoso; SQRT CSLA architecture; area-efficient carry select adder; data-processing processors; fast arithmetic functions; modified BEC-1 converter; ordinary BEC-1 converter; power consumption; square-root CSLA architecture; transistor-level modification; word length 16 bit; Adders; Computer architecture; Delays; MOSFET; Power demand; Very large scale integration; Area Efficient; Binary to Excess-1 converter; CSLA; Low power;
Conference_Titel :
Computing, Communications and Networking Technologies (ICCCNT),2013 Fourth International Conference on
Conference_Location :
Tiruchengode
Print_ISBN :
978-1-4799-3925-1
DOI :
10.1109/ICCCNT.2013.6726499