DocumentCode :
3121005
Title :
Synthesis of multiple-valued arithmetic circuits using evolutionary graph generation
Author :
Natsui, Masanori ; Aoki, Takafumi ; Higuchi, Tatsuo
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
fYear :
2001
fDate :
2001
Firstpage :
253
Lastpage :
258
Abstract :
This paper presents an efficient graph-based evolutionary optimization technique called Evolutionary Graph Generation (EGG), and its application to the transistor-level design of multiple-valued arithmetic circuits. An important feature of EGG is its capability to optimize general graph structures directly instead of encoding the structures into indirect representations, such as bit strings and trees. The potential capability of EGG is demonstrated through an experimental synthesis of a radix-4 signed-digit full adder circuit
Keywords :
adders; encoding; multivalued logic; trees (mathematics); bit strings; evolutionary graph generation; general graph structures; graph-based evolutionary optimization; multiple-valued arithmetic circuits synthesis; radix-4 signed-digit full adder circuit; transistor-level design; trees; AC generators; Adders; Algorithm design and analysis; Arithmetic; CMOS technology; Circuit synthesis; Design optimization; Network synthesis; Signal processing algorithms; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2001. Proceedings. 31st IEEE International Symposium on
Conference_Location :
Warsaw
ISSN :
0195-623X
Print_ISBN :
0-7695-1083-3
Type :
conf
DOI :
10.1109/ISMVL.2001.924581
Filename :
924581
Link To Document :
بازگشت