Title :
Heterogeneous hardware accelerators interconnect: An overview
Author :
Cuong Pham-Quoc ; Al-Ars, Zaid ; Bertels, Koen
Author_Institution :
Comput. Eng. Lab., Delft Univ. of Technol., Delft, Netherlands
Abstract :
In this paper, we present an overview of interconnect solutions for hardware accelerator systems. A number of solutions are presented: bus-based, DMA, crossbar, NoC, as well as combinations of these. The paper proposes analytical models to predict the performance of these solutions and implements them in practice. The jpeg decoder application is implemented as our case study in different scenarios using the presented interconnect solutions. We profile the application to extract the input data for our analytical model. Measurement results show that the NoC solution combined with a bus-based system provides the best performance as predicted by the analytical models. The NoC solution achieves a speed-up of up to 2.4× compared to the bus-based system, while consuming the least amount of energy. However, the NoC has the highest resource usage of up to 20.7% overhead.
Keywords :
image coding; network-on-chip; DMA solution; JPEG decoder application; NoC solution; bus-based solution; crossbar solution; heterogeneous hardware accelerator system; network-on-chip; Computer architecture; Data communication; Field programmable gate arrays; Hardware; Mathematical model; Software; System-on-chip;
Conference_Titel :
Adaptive Hardware and Systems (AHS), 2013 NASA/ESA Conference on
Conference_Location :
Torino
DOI :
10.1109/AHS.2013.6604245