DocumentCode :
3121577
Title :
Formal approaches to SEU testing in FPGAs
Author :
Bernardeschi, Cinzia ; Cassano, Luca ; Domenici, Andrea
Author_Institution :
Dept. of Inf. Eng., Univ. of Pisa, Pisa, Italy
fYear :
2013
fDate :
24-27 June 2013
Firstpage :
209
Lastpage :
216
Abstract :
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in particular to SEUs. Formal approaches, such as high-order logic, model checking, or Stochastic Activity Networks, have been used for fault simulation, analysis of (un)testability, and test pattern generation. This paper reports on experiences and future developments related to soft errors in the configuration memory of SRAM-based devices, which are of particular interest for reconfigurable systems.
Keywords :
SRAM chips; automatic test pattern generation; fault diagnosis; field programmable gate arrays; logic testing; memory architecture; reconfigurable architectures; FPGA-based systems; SEU testing; SRAM-based devices; configuration memory; formal approaches; reconfigurable systems; test pattern generation; testability analysis; Circuit faults; Field programmable gate arrays; Hardware; Logic gates; NASA; Routing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems (AHS), 2013 NASA/ESA Conference on
Conference_Location :
Torino
Type :
conf
DOI :
10.1109/AHS.2013.6604248
Filename :
6604248
Link To Document :
بازگشت