DocumentCode :
3127775
Title :
Communication Performance Characterization for Reconfigurable Accelerator Design on the XD1000
Author :
Schumacher, Tobias ; Suss, Tim ; Plessl, Christian ; Platzner, Marco
Author_Institution :
Univ. of Paderborn, Paderborn, Germany
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
119
Lastpage :
124
Abstract :
Providing customized memory architectures is key for achieving high-performance with reconfigurable accelerators. Since reconfigurable computers provide limited possibilities for customizing the organization of external memory, a specific challenge is to make use of the existing memory layout in a flexible, yet efficient way. In this paper we build on IMORC, our architectural template and on-chip network for creating reconfigurable accelerators, and discuss its infrastructure for accessing memory. We characterize the IMORC communication bandwidth on the XtremeData XD1000 reconfigurable computer. Based on this characterization, we present a z-buffer compositing accelerator which is able to double the frame-rate of a parallel renderer.
Keywords :
field programmable gate arrays; network-on-chip; reconfigurable architectures; XtremeData XD1000; architectural template; communication performance characterization; field programmable gate arrays; on-chip network; parallel renderer frame-rate; reconfigurable accelerator design; z-buffer compositing accelerator; Application software; Bandwidth; Field programmable gate arrays; Hardware; High performance computing; Kernel; Memory architecture; Network-on-a-chip; Performance gain; Turning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs, 2009. ReConFig '09. International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-5293-4
Electronic_ISBN :
978-0-7695-3917-1
Type :
conf
DOI :
10.1109/ReConFig.2009.32
Filename :
5382038
Link To Document :
بازگشت