Title :
DPL on Stratix II FPGA: What to Expect?
Author :
Sauvage, Laurent ; Nassar, Maxime ; Guilley, Sylvain ; Flament, Florent ; Danger, Jean-Luc ; Mathieu, Yves
Author_Institution :
CNRS LTCI, TELECOM ParisTech, Paris, France
Abstract :
FPGA design of side channel analysis countermeasure using unmasked dual-rail with precharge logic appears to be a great challenge. Indeed, the robustness of such a solution relies on careful differential placement and routing, whereas both FPGA layout and FPGA EDA tools are not developed for such purposes. However, assessing the security level which can be achieved with them is an important issue, as it is directly related to the suitability to use commercial FPGA instead of proprietary custom FPGA for this kind of protection. In this article, we experimentally prove that differential placement and routing of an FPGA implementation can be done with a granularity fine enough to improve the security gain. However, the gain is lower than for ASICs. We expect that an in-depth analysis of routing resources power consumption could help bridge the gap.
Keywords :
cryptography; field programmable gate arrays; DPL; FPGA; WDDL 3DES cryptoprocessor; differential placement; differential routing; dual-rail with precharge logics; wave dynamic differential logic; Bridges; Electronic design automation and methodology; Energy consumption; Field programmable gate arrays; Logic design; Page description languages; Protection; Robustness; Routing; Security; Commercial Off-The-Shelf (COTS); Differential Power Analysis (DPA); Dual-rail with Precharge Logic (DPL); Field Programmable Gates Array (FPGA); Side-Channel Analysis (SCA); Wave Dynamic Differential Logic (WDDL);
Conference_Titel :
Reconfigurable Computing and FPGAs, 2009. ReConFig '09. International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-5293-4
Electronic_ISBN :
978-0-7695-3917-1
DOI :
10.1109/ReConFig.2009.58