DocumentCode :
3128779
Title :
Signal Processing Domain Application Mapping on the Brick Reconfigurable Array
Author :
Giraldo, Juan Fernando Eusse ; Jacobi, Ricardo P.
Author_Institution :
Dept. of Electr. Eng., Univ. of Brasilia, Brasilia, Brazil
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
356
Lastpage :
361
Abstract :
This paper introduces the proposal of an expression grain reconfigurable architecture called BRICK, its functionality and main components. A mapping for three signal processing applications such as a 3×3 2-D convolution, a 16-tap FIR filter and an 8-point FFT is developed inside the 4×4 reconfigurable array. A performance simulation analysis study is developed comparing the BRICK reconfigurable array VHDL implementation to a MIPS and a SPARC V8 simulators in order to validate the reconfigurable array proposal. Considerable gains up to an order of magnitude are obtained and important design issues and challenges were discovered when developing this work.
Keywords :
field programmable gate arrays; reconfigurable architectures; signal processing; 16-tap FIR filter; 2D convolution; 8-point FFT; BRICK reconfigurable array VHDL implementation; FPGA; MIPS; SPARC V8 simulators; brick reconfigurable array; expression grain reconfigurable architecture; performance simulation analysis; signal processing domain application mapping; Analytical models; Array signal processing; Computer architecture; Convolution; Field programmable gate arrays; Finite impulse response filter; Image processing; Proposals; Signal mapping; Signal processing algorithms; Application Mapping; Expression Grain; Reconfigurable Computing; Signal Processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs, 2009. ReConFig '09. International Conference on
Conference_Location :
Quintana Roo
Print_ISBN :
978-1-4244-5293-4
Electronic_ISBN :
978-0-7695-3917-1
Type :
conf
DOI :
10.1109/ReConFig.2009.85
Filename :
5382086
Link To Document :
بازگشت