• DocumentCode
    3129156
  • Title

    Collision detection VLSI processor for intelligent vehicles based on a hierarchical obstacle representation

  • Author

    Hariyama, Masanori ; Kameyama, Michitaka

  • Author_Institution
    Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
  • fYear
    1997
  • fDate
    9-12 Nov 1997
  • Firstpage
    830
  • Lastpage
    834
  • Abstract
    To avoid a traffic accident, it is needed to detect a possible collision between a vehicle and obstacles at high speed. If we increase the accuracy of an obstacle representation, it results in an increase in the number of discrete points to represent obstacles and the number of collision checks for the discrete points. We propose a hierarchical collision detection algorithm to reduce the time complexity. First, collision checks with a coarse representation of obstacles are performed. If collision exists with such a representation, next, checks with a fine one are performed to detect collision. Otherwise, it is not required to perform collision checks with a fine representation. Since vehicle pixel information is predetermined and not changed, a high-performance ROM-type CAM is employed to perform a matching operation in parallel. Parallel and pipelined architecture for the high-speed coordinate transformation is also proposed based on matrix multiplications. The performance of the proposed VLSI processor is much higher than that of the equivalent special-purpose processor without using the hierarchical representation
  • Keywords
    CMOS digital integrated circuits; VLSI; automotive electronics; content-addressable storage; digital signal processing chips; object detection; parallel processing; pipeline processing; road vehicles; safety systems; transport control; CMOS double-metal double-polysilicon technology; coarse obstacle representation; collision checks; collision detection VLSI processor; content-addressable memory; discrete points; hierarchical collision detection algorithm; hierarchical obstacle representation; high-performance ROM-type CAM; high-speed coordinate transformation; intelligent vehicles; matrix multiplications; parallel architecture; pipelined architecture; time complexity; traffic accident avoidance; CADCAM; Computer aided manufacturing; Intelligent vehicles; Solids; Vehicle detection; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Intelligent Transportation System, 1997. ITSC '97., IEEE Conference on
  • Conference_Location
    Boston, MA
  • Print_ISBN
    0-7803-4269-0
  • Type

    conf

  • DOI
    10.1109/ITSC.1997.660581
  • Filename
    660581