• DocumentCode
    3130096
  • Title

    Bonding and electromigration of 30µm fine pitch micro-bump interconnection

  • Author

    Zhan, Chau-Jie ; Chang, Jing-Yao ; Chang, Tao-Chih ; Tsai, Tsung-Fu

  • Author_Institution
    Electron. & Optoelectron. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
  • fYear
    2009
  • fDate
    21-23 Oct. 2009
  • Firstpage
    154
  • Lastpage
    157
  • Abstract
    For the demand of multi-function and higher performance in electronic devices, the three-dimensional chip stacking technology with fine pitch and high input/output (I/O) interconnections has emerged recently. In addition, with the joint size becoming smaller, the current that each solder bump carried continues to increase, resulting in high current flowing in each individual joint. Therefore, electromigration has become a major reliability issue in microelectronic devices. In this study, a chip-on-chip test vehicle with a bump pitch of 30μm was adopted to evaluate the bonding feasibility and electromigration resistance of micro bump interconnections. There were more then 3000 micro bumps with Sn2.5Ag solder material on both the silicon chip and silicon carrier. Two types of under bump metallurgy layer (UBM) on the Si chip/carrier were selected in this study. One was single copper layer with a thickness of 8 μm and the other was Ni/Cu layer with a total thickness of 8 μm. Different temperatures, times and pressures of thermo-compression bonding conditions were considered to obtain the optimization of bonding parameter. The 3D chip stacking using two layers of chip with fine pitch and lead-free interconnects was achieved in this study. Electromigration of micro bump interconnections in the joint structure of Cu/Ni/SnAg was investigated. Finite element analysis (FEA) was also employed to determine the current distribution in the solder joint. The results of electromigration test showed that the electromigration lifetime was well correlated with the bump microstructure.
  • Keywords
    electromigration; electronics packaging; lead bonding; wafer bonding; 3D chip stacking technology; bonding; electromigration; fine pitch micro-bump interconnection; finite element analysis; under bump metallurgy layer; Bonding; Copper; Electromigration; Environmentally friendly manufacturing techniques; Microelectronics; Silicon; Stacking; Temperature; Testing; Vehicles;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microsystems, Packaging, Assembly and Circuits Technology Conference, 2009. IMPACT 2009. 4th International
  • Conference_Location
    Taipei
  • Print_ISBN
    978-1-4244-4341-3
  • Electronic_ISBN
    978-1-4244-4342-0
  • Type

    conf

  • DOI
    10.1109/IMPACT.2009.5382156
  • Filename
    5382156