DocumentCode :
3130765
Title :
Challenges of a vintage 1994 CMOS logic chip
Author :
Hohl, Jakob H. ; Johnson, Barry C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
fYear :
1988
fDate :
16-19 May 1988
Abstract :
The viability of projections for a 1994 CMOS logic chip having 3×105 transistors/cm2, 20-W/cm2 power dissipation, and 600-MHz clock frequency is assessed with respect to power distribution, signal transmission, and off-chip connections. It is found that current silicon technologies, systematically scaled to 0.25-μm feature size, can achieve complexities of around 2×10 6 transistors/cm2, 10-W/cm2 power dissipation, and 150-MHz clock frequency. Projected functional throughput rates of 5×1013-gate Hz/cm2 are inconsistent with these parameters by more than an order of magnitude. Supplying the chips with power at acceptable ΔI noise will pose the most formidable design challenges
Keywords :
CMOS integrated circuits; integrated logic circuits; ΔI noise; 150 MHz; 600 MHz; clock frequency; feature size; functional throughput rates; off-chip connections; power dissipation; power distribution; signal transmission; CMOS logic circuits; CMOS technology; Clocks; Delay; Frequency; Logic gates; Switches; Throughput; Very high speed integrated circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1988., Proceedings of the IEEE 1988
Conference_Location :
Rochester, NY
Type :
conf
DOI :
10.1109/CICC.1988.20933
Filename :
20933
Link To Document :
بازگشت