DocumentCode :
3131659
Title :
The assembly-language translation of the operational flight program for a tactical fighter plane´s radar data processor
Author :
Cole, C.K. ; Murray, J.P. ; Tibbitts, T.E. ; Warlick, E.S.
Author_Institution :
Electron. Syst. Lab., Georgia Tech. Res. Inst., Atlanta, GA, USA
Volume :
2
fYear :
1995
fDate :
22-26 May 1995
Firstpage :
923
Abstract :
As military budgets shrink, military contractors are under increasing pressure to produce high performance systems for the lowest possible cost. For new weapons systems, this pressure generally has meant exploiting the economies of scale of standardized, military-approved microprocessor chips. As currently-deployed systems age, an equal need exists to tap these same economies of scale to extend the useful lives of older defense systems in a cost-effective manner. Upgrading a processor-based component of a defense system involves both hardware and software migration tasks. The software migration task typically requires the translation of assembly-language programs from older complex instruction set computers (CISC) to the native code of the reduced instruction set computers (RISC) used in designs today. Although the migration of hardware is not without its difficulties, it is aided by the fact that CPU speeds and complexities provide tremendous flexibility to hardware designers of today compared with their counterparts of 20 to 30 years ago. However, the translation of assembly-language programs written for proprietary systems of 20+ years ago still presents tremendous difficulties and is often the primary reason why such hardware/software upgrades are not attempted. This paper discusses the software upgrade methodology used to translate the operational flight program (OFF) of the fielded radar data processor (RDP) unit of an advanced radar system aboard a tactical fighter plane. In particular, the paper concentrates on the translation and debugging processes used to re-host the OFF of the RDP onto a new hardware platform designed around the Intel i960 RISC microprocessor architecture
Keywords :
aircraft computers; military aircraft; program debugging; program interpreters; radar signal processing; reduced instruction set computing; software portability; assembly-language translation; debugging processes; defense systems; hardware platform; operational flight program; radar data processor; reduced instruction set computers; software migration task; software upgrade methodology; tactical fighter plane; weapons systems; Assembly; Central Processing Unit; Computer aided instruction; Costs; Economies of scale; Hardware; Microprocessor chips; Radar; Reduced instruction set computing; Weapons;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, 1995. NAECON 1995., Proceedings of the IEEE 1995 National
Conference_Location :
Dayton, OH
ISSN :
0547-3578
Print_ISBN :
0-7803-2666-0
Type :
conf
DOI :
10.1109/NAECON.1995.522047
Filename :
522047
Link To Document :
بازگشت