DocumentCode :
3131931
Title :
A hardware wrapper for the SHA-3 hash algorithms
Author :
Baldwin, Brian ; Byrne, Andrew ; Lu, Liang ; Hamilton, Mark ; Hanley, Neil ; O´Neill, Maire ; Marnane, William P.
Author_Institution :
Claude Shannon Institute for Discrete Mathematics, Coding and Cryptography, Department of Electrical & Electronic Engineering, University College Cork, Ireland
fYear :
2010
fDate :
23-24 June 2010
Firstpage :
1
Lastpage :
6
Abstract :
The second round of the NIST public competition is underway to find a new hash algorithm(s) for inclusion in the NIST Secure Hash Standard (SHA-3). Computational efficiency of the algorithms in hardware is to be addressed during the second round of the contest. For software implementations NIST specifies an application pro-gramming interface (API) along with reference implementation for each of the designs, thereby enabling quick and easy comparison and testing on software platforms, however no such specification was given for hardware analysis. In this paper we present a hard-ware wrapper interface which attempts to encompass all the competition entries (and indeed, hash algorithms in general) across any number of both FPGA and ASIC hard-ware platforms. This interface comprises communications and padding, and attempts to standardise the hashing algorithms to allow accurate and fair area, timing and power measurement between the different designs.
fLanguage :
English
Publisher :
iet
Conference_Titel :
Signals and Systems Conference (ISSC 2010), IET Irish
Conference_Location :
Cork
Type :
conf
DOI :
10.1049/cp.2010.0478
Filename :
5638452
Link To Document :
بازگشت