Title :
Programmable digital receiver architecture for high data rate and multichannel communications applications
Author :
Luecke, James ; Jordan, Michael
Author_Institution :
Interstate Electron. Corp., Anaheim, CA, USA
fDate :
30 Sep-3 Oct 1990
Abstract :
The architecture for an advanced, molecular, all-digital programmable receiver capable of processing bandwidth-efficient digital modulation schemes at data rates well in excess of 100 Mb/s is described. The receiver is designed around a digital, parallel processing architecture to support high throughput rates while being adaptable to both continuous and burst communication systems. A digital architecture that provides significant processing flexibility through the use of GaAs and CMOS technologies is presented. The programming of all critical receiver functions and attributes is supported through this architecture. The general concept is based on a set of high-speed programmable and reconfigurable building blocks that provide the user complete control of the demodulation, tracking, and data-processing functions
Keywords :
CMOS integrated circuits; parallel architectures; radio receivers; 100 Mbit/s; CMOS technologies; GaAs; burst communication systems; continuous communication systems; data-processing; demodulation; digital architecture; digital modulation; high data rate; high speed programmable building blocks; high throughput rates; multichannel communications; parallel processing architecture; programmable digital receiver; reconfigurable building blocks; tracking; CMOS process; CMOS technology; Data processing; Demodulation; Digital modulation; Functional programming; Gallium arsenide; Parallel processing; Phase detection; Signal processing;
Conference_Titel :
Military Communications Conference, 1990. MILCOM '90, Conference Record, A New Era. 1990 IEEE
Conference_Location :
Monterey, CA
DOI :
10.1109/MILCOM.1990.117610