DocumentCode :
3136252
Title :
HW/SW Codesign of the H. 263 Video Coder
Author :
Atitallah, A.B. ; Kadionik, P. ; Ghozzi, F. ; Nouel, P. ; Masmoudi, N. ; Levi, H.
Author_Institution :
Lab. of Electron. & Inf. Technol., Nat. Eng. Sch. of Sfax
fYear :
2006
fDate :
38838
Firstpage :
783
Lastpage :
787
Abstract :
In this paper, we propose an optimized real-time H.263 video coder. The coder has been implemented in one FPGA device as HW/SW partitioned system. We made time analysis and optimization of the H.263 coder. On the basis of the achieved results, we decided for hardware implementation of the discrete cosine transform (DCT).Remaining parts were realized in software with NIOS II softcore processor. H.263 coder (NIOS II processor, DCT core) has described by the VHDL language and implemented in Stratix EP1S10 FPGA. Finally, the coder has been tested on the Altera Stratix development board.
Keywords :
data compression; discrete cosine transforms; field programmable gate arrays; hardware description languages; hardware-software codesign; video coding; Altera Stratix development board; DCT; HW-SW codesign; HW-SW partitioned system; NIOS II softcore processor; Stratix EP1S10 FPGA; VHDL language; discrete cosine transform; optimized real-time H.263 video coder; video compression scheme; Discrete cosine transforms; Field programmable gate arrays; Hardware; High definition video; IEC standards; Laboratories; Testing; Transform coding; Video compression; Videoconference; FPGA; H.263; HW/SW codesign;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2006. CCECE '06. Canadian Conference on
Conference_Location :
Ottawa, ON, Canada
Print_ISBN :
1-4244-0038-4
Electronic_ISBN :
1-4244-0038-4
Type :
conf
DOI :
10.1109/CCECE.2006.277632
Filename :
4054652
Link To Document :
بازگشت