Title :
Computation of fixed-coefficient inner products over finite rings with the use of pass-transistor networks
Author :
Wrzyszcz, Artur ; Milford, David ; Dagless, Erik L.
Author_Institution :
Dept. of Electr. & Electron. Eng., Bristol Univ., UK
Abstract :
This paper presents new designs of fixed-coefficient inner product circuits for finite-ring arithmetic. These circuits are crucial for residue number system (RNS) based digital signal processing (DSP) systems, where computations can often be decomposed to the inner product form. The approach proposed is based on pass-transistor networks and one-hot data representation. Hardware complexity of the new circuits has been analyzed showing that substantial hardware savings can be achieved, compared to implementations based on the bit-sliced inner product step processor (BIPSP/sub m/). A low-cost double-edge-triggered data register has been developed for the new inner product circuits which can also be used in various other pipelined designs.
Keywords :
CMOS logic circuits; multiplying circuits; residue number systems; shift registers; signal processing; transistor circuits; DSP systems; RNS; bit-sliced inner product step processor; digital signal processing; double-edge-triggered data register; finite-ring arithmetic; fixed-coefficient inner product circuits; fixed-coefficient inner products computation; hardware complexity; hardware savings; one-hot data representation; pass-transistor networks; pipelined designs; residue number system; Arithmetic; Circuits; Computer networks; Digital filters; Digital signal processing; Dynamic range; Hardware; Multiplexing; Read only memory; Table lookup;
Conference_Titel :
Signals, Systems and Computers, 1996. Conference Record of the Thirtieth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
Print_ISBN :
0-8186-7646-9
DOI :
10.1109/ACSSC.1996.600857