Title :
Area and Power Efficient Array and Tree Multipliers
Author :
El-Razouk, H. ; Abid, Z.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Western Ontario, London, Ont.
Abstract :
New circuit implementations of the partial product generators (PP), for array and tree architectures, are presented in this paper. They require less number of transistors and consequently resulting in a smaller area and less power dissipation. The realization of 8times8 array multipliers based on our new low power low area PP implementations achieved 17% and 13.3% reduction in power consumption and transistor count respectively compared to Baugh Wooley´s. The tree multiplier, based on our new PP units, achieved 15.4% and 9.4% reduction in power consumption and transistor counts compared to Wallace multiplier
Keywords :
CMOS logic circuits; logic design; multiplying circuits; transistors; Wallace multiplier; array multiplier architecture; circuit implementation; partial product generator; power consumption; tree multiplier architecture; Adders; CMOS technology; Digital circuits; Energy consumption; Inverters; Logic gates; MOS devices; Power dissipation; Power engineering and energy; Power system reliability;
Conference_Titel :
Electrical and Computer Engineering, 2006. CCECE '06. Canadian Conference on
Conference_Location :
Ottawa, Ont.
Print_ISBN :
1-4244-0038-4
Electronic_ISBN :
1-4244-0038-4
DOI :
10.1109/CCECE.2006.277365