Title :
A Logic Minimizer for VLSI PLA Design
Author :
Teel, Bill ; Wilde, Doran
Author_Institution :
Intel Corporation Special Systems Operation, Aloha, OR
Abstract :
This paper describes LOGMIN, a new, interactive computer aided logic design tool. LOGMIN automates the increasingly complex problems of VLSI PLA design which has made the specification, manipulation, minimization and generation of PLAs difficult to do by hand. LOGMIN allows the specification of both combinational functions and sequential machines. Combinational functions may be described using a variety of operators, intermediate variables or PLA code. A State Machine Description Language (SMDL) was developed for the specification of sequential machines. This paper describes the background and motivation for LOGMIN, the algorithms used and the grammar for SMDL. Several examples are provided.
Keywords :
Circuit simulation; Discrete event simulation; Documentation; Equations; High level languages; Logic arrays; Logic design; Programmable logic arrays; Read only memory; Very large scale integration;
Conference_Titel :
Design Automation, 1982. 19th Conference on
Conference_Location :
Las Vegas, NV, USA
Print_ISBN :
0-89791-020-6
DOI :
10.1109/DAC.1982.1585495