DocumentCode
3144591
Title
Test Generation for Programmable Logic Arrays
Author
Bose, Pradip ; Abraham, Jacob A.
Author_Institution
Coordinated Science Laboratory, Urbana, IL
fYear
1982
fDate
14-16 June 1982
Firstpage
574
Lastpage
580
Abstract
The problem of fault detection and test generation for programmable logic arrays (PLAs) is investigated. The effect of actual physical failures is viewed in terms of the logical changes of the product terms (growth, shrinkage, appearance and disappearance) constituting the PLA. Methods to generate a minimal single fault detection test set (T /sub S/) from the product term specification of the PLA, are presented. It is shown that such a test set can be derived using a set of simple, easily implementable algorithms. Methods to augment Ts in order to obtain a multiple fault detection test set (T /sub M/) are also presented.
Keywords
Electronic equipment testing; Fault detection; Jacobian matrices; Large scale integration; Large-scale systems; Logic design; Logic testing; Pattern analysis; Programmable logic arrays; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1982. 19th Conference on
Conference_Location
Las Vegas, NV, USA
ISSN
0146-7123
Print_ISBN
0-89791-020-6
Type
conf
DOI
10.1109/DAC.1982.1585555
Filename
1585555
Link To Document