Title :
Crossbars with Minimally-Sized Crosspoint Buffers
Author :
Chrysos, Nikos ; Katevenis, Manolis
Author_Institution :
Found. for Res. & Technol., Heraklion
fDate :
May 30 2007-June 1 2007
Abstract :
Buffered crossbars are emerging as the architecture that will replace the bufferless core currently used in high-speed routers and switching fabrics. Their main drawback is the cost of N2 crosspoint buffers, which must be implemented inside the crossbar chip. Using traditional credit-based backpressure, each such buffer may need to hold several tens of cells due to the non-negligible linecard-crossbar round-time. In this paper we present credit prediction, a method that renders the requirements on crosspoint buffer space independent of the linecard-crossbar round-trip time. Credit prediction uses a central scheduler, but scheduling operations at inputs and at outputs are pipelined and run in parallel, just as in traditional (distributed) buffered crossbars. In terms of performance, our scheme performs identically with traditional buffered crossbars when the linecard-fabric round-trip time is zero, while it achieves considerable buffer savings as this round-trip time increases. Effectively, with our method we can build effective buffered crossbars, using just one or two cells buffer per crosspoint.
Keywords :
scheduling; telecommunication network routing; telecommunication switching; buffered crossbars; central scheduler; credit prediction; credit-based backpressure; crosspoint buffers; high-speed routers; switching fabrics; Centralized control; Computer architecture; Computer science; Costs; Fabrics; Packet switching; Proportional control; Semiconductor device measurement; Switches; Throughput;
Conference_Titel :
High Performance Switching and Routing, 2007. HPSR '07. Workshop on
Conference_Location :
Brooklyn, NY
Print_ISBN :
1-4244-1206-4
Electronic_ISBN :
1-4244-1206-4
DOI :
10.1109/HPSR.2007.4281265