DocumentCode :
3146061
Title :
Developing through-silicon stacking process using 3-D CMOS imager as a test vehicle
Author :
Kwai, Ding-Ming ; Yeh, Ka-Yi
Author_Institution :
Inf. & Commun. Res. Labs., Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2011
fDate :
17-18 Nov. 2011
Firstpage :
124
Lastpage :
126
Abstract :
We present a three-dimensional (3-D) CMOS imager to be used as a process development vehicle for through-silicon stacking. The 3-D CMOS imager comprises three tiers: CMOS image sensor (CIS), analog-to-digital converter (ADC), and image signal processor (ISP), all in a form of array implementation. The CIS tier contains a 2048 × 1536 backside illuminated pixel array, the ADC tier contains a 16 × 8 successive approximation register (SAR) ADC array, and the ISP tier contains a 4 × 2 parallel architecture core (PAC) array. The die stack employs both face-to-face and face-to-back bonding schemes. TSMC 0.18 μm 1P6M CIS process is used for device wafers; through-silicon via (TSV), formed after CMOS and from the front side of the wafer, is used for the post-foundry process performed at ITRI. The TSV diameter is 30 μm and the micro-bump pitch is 60 μm The target substrate thickness of the wafer varies from 5 μm for the CIS tier, 50 μm for the ADC tier, to 725 μm for the ISP tier.
Keywords :
CMOS image sensors; analogue-digital conversion; digital signal processing chips; 3D CMOS imager; CMOS image sensor; analog-to-digital converter; image signal processor; parallel architecture core array; process development vehicle; successive approximation register ADC array; three-dimensional CMOS imager; through-silicon stacking process; through-silicon via; 3-D IC; CMOS imager; TSV; micro-bump;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2011 International
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-0709-4
Electronic_ISBN :
978-1-4577-0710-0
Type :
conf
DOI :
10.1109/ISOCC.2011.6138662
Filename :
6138662
Link To Document :
بازگشت