DocumentCode :
3147202
Title :
Path Delay Analysis for Hierarchical Building Block Layout System
Author :
Tamura, Eiji ; Ogawa, Kimihiro ; Nakano, Toshio
Author_Institution :
IC Design Dept., Semiconductor Gp. SONY Corporation, Atsugishi, Japan
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
403
Lastpage :
410
Abstract :
This paper describes a path delay analysis system which employs an accurate signal delay calculation method for MOS LSIs, taking poly resistance into account. The system takes mask patterns generated by a hierarchical building block layout system as inputs, and verifies timing margins of a large scale random logic LSI in a module-wise bottom up fashion. Path delay analysis using a critical path trace algorithm and an enumerative path trace algorithm in combination is effective in locating critical timing regions in a chip and in analyzing critical paths in the regions in detail.
Keywords :
Algorithm design and analysis; Circuits; Delay effects; Large scale integration; Large-scale systems; Performance analysis; Propagation delay; Signal analysis; Signal design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585684
Filename :
1585684
Link To Document :
بازگشت