Title :
Multi-operand Floating-Point Addition
Author :
Tenca, Alexandre F.
Author_Institution :
Synopsys, Inc., Mountain View, CA, USA
Abstract :
The design of a component to perform parallel addition of multiple floating-point (FP) operands is explored in this work. In particular, a 3-input FP adder is discussed in more detail, but the main concepts and ideas presented in this work are valid for FP adders with more inputs. The proposed design is more accurate than conventional FP addition using a network of 2-operand FP adders and it may have competitive area and delay depending on the number of input operands. Implementation results of a 3-operand FP adder are presented to compare its performance to a network of 2-input FP adders.
Keywords :
adders; floating point arithmetic; floating-point adders; multioperand floating-point addition; multiple floating-point operands; parallel addition; Adders; Circuits; Delay; Digital arithmetic; Digital signal processing; Graphics; H infinity control; Performance loss; Roundoff errors; Signal processing algorithms; Arithmetic; addition; floating-point; multi-operand;
Conference_Titel :
Computer Arithmetic, 2009. ARITH 2009. 19th IEEE Symposium on
Conference_Location :
Portland, OR
Print_ISBN :
978-0-7695-3670-5
DOI :
10.1109/ARITH.2009.27