DocumentCode :
3148341
Title :
Experiments with the SLIM Circuit Compactor
Author :
McGarity, Ralph C. ; Siewiorek, Daniel P.
Author_Institution :
Motorola, Inc., MOS Integrated Circuit Group, Microcomponent Division, Austin, TX
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
740
Lastpage :
746
Abstract :
Experiments performed with the SLIM symbolic circuit compactor are described. The experiments were designed to compare SLIM created modules to manually created modules, to attempt to find performance predictors for SLIM, and to determine how well SLIM would compact modules created by a "synthesis-by-refinement" program. The results indicate that SLIM compacts modules which will be created by this program as area efficiently as it compacts modules created by other methods. Also, a performance predictor which estimates the area required by SLIM generated modules was developed. Finally, it was found that SLIM\´s designs are larger than manual designs by 60% to 90%.
Keywords :
Automatic control; Circuit synthesis; Circuit topology; Compaction; Design automation; MOS integrated circuits; Read only memory; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585740
Filename :
1585740
Link To Document :
بازگشت