DocumentCode :
3148506
Title :
HOPLA - PLA Optinization and Synthesis
Author :
Wimer, S. ; Sharfman, N.
Author_Institution :
NATIONAL SEMICONDUCTOR INC., Hertzeliya, ISRAEL
fYear :
1983
fDate :
27-29 June 1983
Firstpage :
790
Lastpage :
794
Abstract :
A system that automates Programmable Logic Array optimization and synthesis for VLSI design is described. PLA logic is defined via a high level Hardware Definition Language. After translation to table representation comes the logic optimization phase, carried out according to a user defined optimization criterion. The geometrical optimization phase follows, supplemented by a manual interactive graphic PLA editor. The system outputs symbolic Layout of the PLA which can be translated into polygon-level layout.
Keywords :
Design automation; Design optimization; Graphics; Hardware; Layout; Logic arrays; Logic design; Phased arrays; Programmable logic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1983. 20th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0026-8
Type :
conf
DOI :
10.1109/DAC.1983.1585747
Filename :
1585747
Link To Document :
بازگشت